Skip to main content

Model and Design of Improved Current Mode Logic Gates

Differential and Single-ended

  • Book
  • © 2020

Overview

  • Presents new approaches for current mode logic (CML) gate implementation

  • Provides an in-depth analysis and design procedure for a complete understanding of the underlying concept

  • Includes waveforms and performance comparisons with the conventional structures to demonstrate the effectiveness of the techniques

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 84.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 109.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (7 chapters)

Keywords

About this book

This book presents MOSFET-based current mode logic (CML) topologies, which increase the speed, and lower the transistor count, supply voltage and power consumption. The improved topologies modify the conventional PDN, load, and the current source sections of the basic CML gates.

Electronic system implementation involves embedding digital and analog circuits on a single die shifting towards mixed-mode circuit design. The high-resolution, low-power and low-voltage analog circuits are combined with high-frequency complex digital circuits, and the conventional static CMOS logic generates large current spikes during the switching (also referred to as digital switching noise), which degrade the resolution of the sensitive analog circuits via supply line and substrate coupling. This problem is exacerbated further with scaling down of CMOS technology due to higher integration levels and operating frequencies. In the literature, several methods are described to reduce the propagation of the digital switching noise. However, in high-resolution applications, these methods are not sufficient. The conventional CMOS static logic is no longer an effective solution, and therefore an alternative with reduced current spikes or that draws a constant supply current must be selected. The current mode logic (CML) topology, with its unique property of requiring constant supply current, is a promising alternative to the conventional CMOS static logic.

Authors and Affiliations

  • Department of Electronics and Communication, Bharati Vidyapeeth’s College of Engineering, New Delhi, India

    Kirti Gupta

  • Department of Electronics and Communication, Delhi Technological University, New Delhi, India

    Neeta Pandey

  • Department of Electronics and Communication, Netaji Subhas University of Technology, Dwarka, India

    Maneesha Gupta

About the authors

Dr. Kirti Gupta received B.Tech. in Electronics and Communication Engineering from Indira Gandhi Institute of Technology, Delhi in 2002, M. Tech. in Information Technology from School of Information Technology in 2006. She received her Ph.D. in Electronics and Communication Engineering from Delhi Technological University, in 2016. Since 2002, she is with Bharati Vidyapeeth’s College of Engineering, New Delhi and is presently serving as Professor in the same institute. A life member of ISTE, and senior member of IEEE, she has published more than 100 research papers in international, national journals and conferences. Her teaching and research interest is in digital VLSI design.

Dr. Neeta Pandey received her M.E. in Microelectronics from Birla Institute of Technology and Sciences, Pilani in 1991 and Ph.D. from Guru Gobind Singh Indraprastha University, Delhi in 2009. She has served in Central Electronics Engineering Research Institute, Pilani, Indian Institute of Technology, Delhi, Priyadarshini College of Computer Science, Noida and Bharati Vidyapeeth’s College of Engineering, Delhi in various capacities. At present, she is a professor in the ECE department, Delhi Technological University. Her teaching and research interests include analog and digital VLSI design.

A life member of ISTE, and senior member of IEEE, USA, she has coauthored over 100 papers in international, national journals of repute and conferences. 

Dr. Maneesha Gupta is currently a Professor at the Electronics & Communication Engineering Department of the Netaji Subhas University of Technology, India. She received her B.E. in Electronics & Communication Engineering from the Government Engineering College, Jabalpur in 1981, M.E. in Electronics & Communication Engineering from the same university in 1983, and her PhD. in Electronics Engineering (Analysis, Synthesis & Applications of Switched Capacitor Circuits) from the Indian Institute of Technology, Delhi in 1990.

Her teaching and research interests include switched capacitor circuits and analog signal processing. Dr. Gupta has co-authored over 150 research papers in the above areas in various international/national journals and conferences. 

Bibliographic Information

  • Book Title: Model and Design of Improved Current Mode Logic Gates

  • Book Subtitle: Differential and Single-ended

  • Authors: Kirti Gupta, Neeta Pandey, Maneesha Gupta

  • DOI: https://doi.org/10.1007/978-981-15-0982-7

  • Publisher: Springer Singapore

  • eBook Packages: Computer Science, Computer Science (R0)

  • Copyright Information: Springer Nature Singapore Pte Ltd. 2020

  • Hardcover ISBN: 978-981-15-0981-0Published: 02 December 2019

  • Softcover ISBN: 978-981-15-0984-1Published: 02 December 2020

  • eBook ISBN: 978-981-15-0982-7Published: 22 November 2019

  • Edition Number: 1

  • Number of Pages: XIV, 171

  • Number of Illustrations: 98 b/w illustrations, 2 illustrations in colour

  • Topics: Computer Communication Networks, Logic Design

Publish with us