Save today: Get 40% off Social Science print books or $30 off eBooks in Engineering & Energy!

Lecture Notes in Electrical Engineering

Designing Reliable and Efficient Networks on Chips

Authors: Murali, Srinivasan

Free Preview
  • First book that presents in depth the state-of-the-art algorithms and optimization models for performing system-level design of NoCs
  • Presents an integrated flow to design interconnect architectures that can lead to faster time-to-market and design closure
  • Shows evolution of design methods from complex crossbar based buses to NoCs
  • Presents static and run-time methods for achieving reliable operation of the NoC and the entire system
see more benefits

Buy this book

eBook n/a
  • ISBN 978-1-4020-9757-7
  • Digitally watermarked, DRM-free
  • Included format: PDF
  • ebooks can be used on all reading devices
Hardcover n/a
  • ISBN 978-1-4020-9756-0
  • Free shipping for individuals worldwide
Softcover n/a
  • ISBN 978-90-481-8200-8
  • Free shipping for individuals worldwide
About this book

Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.

About the authors

Dr. Srinivasan Murali is a co-founder and CTO of iNoCs and a research scientist at the Ecole Polytechnique Fédérale de Lausanne (EPFL), Switzerland. He received the MS and PhD degrees in Electrical Engineering from Stanford University in 2007. His research interests include interconnect design for Systems on Chips, with particular emphasis on developing CAD tools and design methods for Networks on Chips. His interests also include thermal modeling and reliability of multi-core systems. He has been actively involved in several conferences (such as DATE, CODES-ISSS, NoC symposium, VLSI-SoC) as a program committee member/session chair and is a reviewer for many leading conferences and journals. He is a recipient of the EDAA outstanding dissertation award for 2007 for his work on interconnect architecture design.  He received a best paper award at the DATE 2005 conference and a best paper nomination at the ICCAD 2006 conference. 

One of his papers has also been selected as one of "The Most Influential Papers of 10 Years DATE". He has over 30 publications in leading conferences and journals in this field.

Table of contents (12 chapters)

Table of contents (12 chapters)

Buy this book

eBook n/a
  • ISBN 978-1-4020-9757-7
  • Digitally watermarked, DRM-free
  • Included format: PDF
  • ebooks can be used on all reading devices
Hardcover n/a
  • ISBN 978-1-4020-9756-0
  • Free shipping for individuals worldwide
Softcover n/a
  • ISBN 978-90-481-8200-8
  • Free shipping for individuals worldwide
Loading...

Recommended for you

Loading...

Bibliographic Information

Bibliographic Information
Book Title
Designing Reliable and Efficient Networks on Chips
Authors
Series Title
Lecture Notes in Electrical Engineering
Series Volume
34
Copyright
2009
Publisher
Springer Netherlands
Copyright Holder
Springer Science+Business Media B.V.
eBook ISBN
978-1-4020-9757-7
DOI
10.1007/978-1-4020-9757-7
Hardcover ISBN
978-1-4020-9756-0
Softcover ISBN
978-90-481-8200-8
Series ISSN
1876-1100
Edition Number
1
Number of Pages
X, 198
Topics