Skip to main content

Recent Advances in PMOS Negative Bias Temperature Instability

Characterization and Modeling of Device Architecture, Material and Process Impact

  • Book
  • © 2022

Overview

  • Covers characterization methods, modelling techniques, and impact of device architectures and processes
  • Establishes accurate modelling of measured degradation for wide variety of MOSFET architectures
  • Helps in determination of degradation at end-of-life under actual operating conditions

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 129.00
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 169.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 169.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (14 chapters)

Keywords

About this book

This book covers advances in Negative Bias Temperature Instability (NBTI) and will prove useful to researchers and professionals in the semiconductor devices areas. NBTI continues to remain as an important reliability issue for CMOS transistors and circuits. Development of NBTI resilient technology relies on utilizing suitable stress conditions, artifact free measurements and accurate physics-based models for the reliable determination of degradation at end-of-life, as well as understanding the process, material and device architectural impacts. This book discusses: 

  • Ultra-fast measurements and modelling of parametric drift due to NBTI in different transistor architectures: planar bulk and FDSOI p-MOSFETs, p-FinFETs and GAA-SNS p-FETs, with Silicon and Silicon Germanium channels. 
    • BTI Analysis Tool (BAT), a comprehensive physics-based framework, to model the measured time kinetics of parametric drift during and after DC and ACstress, at different stress and recovery biases and temperature, as well as pulse duty cycle and frequency. 
      The Reaction Diffusion (RD) model is used for generated interface traps, Transient Trap Occupancy Model (TTOM) for charge occupancy of the generated interface traps and their contribution, Activated Barrier Double Well Thermionic (ABDWT) model for hole trapping in pre-existing bulk gate insulator traps, and Reaction Diffusion Drift (RDD) model for bulk trap generation in the BAT framework; NBTI parametric drift is due to uncorrelated contributions from the trap generation (interface, bulk) and trapping processes. 
  • Analysis and modelling of Nitrogen incorporation into the gate insulator, Germanium incorporation into the channel, and mechanical stress effects due to changes in the transistor layout or device dimensions; similarities and differences of (100) surface dominated planar and GAA MOSFETs and (110) sidewall dominated FinFETs are analysed.
  • Editors and Affiliations

    • Department of Electrical Engineering, IIT Bombay, Mumbai, India

      Souvik Mahapatra

    About the editor

    Souvik Mahapatra received his Bachelors and Masters degrees in Physics from Jadavpur University, Calcutta, India in 1993 and 1995 respectively, and PhD in Electrical Engineering from IIT Bombay, Mumbai, India in 1999. During 2000-2001, he was with Bell Laboratories, Lucent Technolgies, Murray Hill, NJ, USA. Since 2002 he is with IIT Bombay, and is currently the PK Kelkar Chair Professor in the Department of Electrical Engineering. His primary research interests are in the areas of semiconductor device characterization, modeling and simulation, and in particular, MOS transistor and Flash memory device scaling and reliability. He has interacted closely with major semiconductor industries in the world, and has contributed in several technologically relevant research topics such as MOS gate insulator scaling, Bias Temperature Instability and Hot Carrier Degradation in CMOS devices, CHISEL NOR Flash, SONOS NOR and NAND Flash memory devices. He has authored and co-authored more than 190 papers in peer reviewed journals and conferences and several book chapters, and delivered invited talks and tutorials in major international conferences around the world, including at the IEEE IEDM and IEEE IRPS. He has served as a distinguished lecturer of the IEEE EDS, chair of the IEEE EDS device reliability physics subcommittee, and in paper selection subcommittees and as session chairs in several IEEE conferences. He is a fellow of Institute of Electrical and Electronics Engineers (IEEE), Indian National Science Academy (INSA), Indian National Academy of Engineering (INAE) and Indian Academy of Sciences (IASc).

    Bibliographic Information

    • Book Title: Recent Advances in PMOS Negative Bias Temperature Instability

    • Book Subtitle: Characterization and Modeling of Device Architecture, Material and Process Impact

    • Editors: Souvik Mahapatra

    • DOI: https://doi.org/10.1007/978-981-16-6120-4

    • Publisher: Springer Singapore

    • eBook Packages: Engineering, Engineering (R0)

    • Copyright Information: Springer Nature Singapore Pte Ltd. 2022

    • Hardcover ISBN: 978-981-16-6119-8Published: 26 November 2021

    • Softcover ISBN: 978-981-16-6122-8Published: 27 November 2022

    • eBook ISBN: 978-981-16-6120-4Published: 25 November 2021

    • Edition Number: 1

    • Number of Pages: XXIII, 311

    • Number of Illustrations: 24 b/w illustrations, 189 illustrations in colour

    • Topics: Circuits and Systems, Electronics and Microelectronics, Instrumentation, Solid State Physics

    Publish with us