Skip to main content

The Art of Timing Closure

Advanced ASIC Design Implementation

  • Book
  • © 2020

Overview

  • Provides readers with a hands-on, step-by-step approach to solving physical design and timing closure problems faced in designing for today’s advanced technology nodes
  • Helps ASIC designers to be conversant with all aspects of ASIC design implementation stages including advance node device processes and libraries, place-and-route and verification
  • Enables improvement of so called “RTL-to-GDS” cycle time, by incorporating Multiple Mode Multiple Corner (MMMC) timing closure techniques in every step of physical design

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 69.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 89.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 119.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (8 chapters)

Keywords

About this book

The Art of Timing Closure is written using a hands-on approach to describe advanced concepts and techniques using Multi-Mode Multi-Corner (MMMC) for an advanced ASIC design implementation. It focuses on the physical design, Static Timing Analysis (STA), formal and physical verification.

The scripts in this book are based on Cadence® Encounter System™. However, if the reader uses a different EDA tool, that tool’s commands are similar to those shown in this book.

The topics covered are as follows:

  • Data Structures
  • Multi-Mode Multi-Corner Analysis
  • Design Constraints
  • Floorplan and Timing
  • Placement and Timing
  • Clock Tree Synthesis
  • Final Route and Timing
  • Design Signoff

Rather than go into great technical depth, the author emphasizes short, clear descriptions which are implemented by references to authoritative manuscripts. It is the goal of this book to capture the essenceof physical design and timing analysis at each stage of the physical design, and to show the reader that physical design and timing analysis engineering should be viewed as a single area of expertise.

This book is intended for anyone who is involved in ASIC design implementation -- starting from physical design to final design signoff. Target audiences for this book are practicing ASIC design implementation engineers and students undertaking advanced courses in ASIC design.

 

 

Authors and Affiliations

  • Laguna Beach, USA

    Khosrow Golshan

About the author

Khosrow Golshan was Division Director at Conexant System Inc. and Technical Director at Synaptics Inc. while managing and directing worldwide ASIC design implementation and standard cell and I/O library development for various silicon process nodes. Prior to that he was Group Technical Staff at Texas Instrument’s R&D and Process Development Laboratory  responsible for processing silicon test-chip design and digital/mixed-signal ASIC development. He has over twenty years’ experience in ASIC design implementation methodology, flow development, and digital ASIC libraries design.

He is the author of Physical Design Essentials—An ASIC Design Implementation Perspective. In addition, he has published many technical articles and has held several US patents.

The author has earned advanced degrees in the areas of Electrical Engineering(West Coast University, Los Angeles, CA. Engineering Dept.), Applied Mathematics(Southern Methodist University, Dallas, TX. MathematicsDept.) and a Bachelor of Science in Electronic Engineering(DeVry University, Dallas, TX. Engineering Dept.). He is also an IEEE life member.

Bibliographic Information

  • Book Title: The Art of Timing Closure

  • Book Subtitle: Advanced ASIC Design Implementation

  • Authors: Khosrow Golshan

  • DOI: https://doi.org/10.1007/978-3-030-49636-4

  • Publisher: Springer Cham

  • eBook Packages: Computer Science, Computer Science (R0)

  • Copyright Information: Springer Nature Switzerland AG 2020

  • Hardcover ISBN: 978-3-030-49635-7Published: 04 August 2020

  • Softcover ISBN: 978-3-030-49638-8Published: 05 August 2021

  • eBook ISBN: 978-3-030-49636-4Published: 03 August 2020

  • Edition Number: 1

  • Number of Pages: XIX, 204

  • Number of Illustrations: 46 b/w illustrations

  • Topics: Circuits and Systems, Processor Architectures, Electronics and Microelectronics, Instrumentation

Publish with us