Skip to main content

On-Chip Power Delivery and Management

  • Book
  • © 2016

Overview

  • Updates the vision of on-chip power delivery networks, traditionally viewed as a passive network
  • Describes power delivery and management systems and related design issues;
  • Includes both circuit models and design techniques for power distribution networks, distributed voltage regulators and decoupling capacitors, and real-time intelligent power routing
  • Characterizes the effects of inductance on the impedance of on-chip power delivery systems
  • Includes new material on design strategies for multi-layer and interdigitated power grid networks, and advanced algorithms for analysis and design of stable power delivery systems
  • Includes supplementary material: sn.pub/extras

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 139.00
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 179.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 249.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (44 chapters)

  1. General Background

  2. Power Delivery Networks

  3. On-Chip Decoupling Capacitors

  4. Power Delivery Circuits

Keywords

About this book

This book describes methods for distributing power in high speed, high complexity integrated circuits with power levels exceeding many tens of watts and power supplies below a volt. It provides a broad and cohesive treatment of power delivery and management systems and related design problems, including both circuit network models and design techniques for on-chip decoupling capacitors, providing insight and intuition into the behavior and design of on-chip power distribution systems.   Organized into subareas to provide a more intuitive flow to the reader, this fourth edition adds more than a hundred pages of new content, including inductance models for interdigitated structures, design strategies for multi-layer power grids, advanced methods for efficient power grid design and analysis, and methodologies for simultaneously placing on-chip multiple power supplies and decoupling capacitors. The emphasis of this additional material is on managing the complexity of on-chip power distribution networks.

Authors and Affiliations

  • University of Rochester, Rochester, USA

    Inna P. Vaisband, Eby G. Friedman

  • Qualcomm Corporation, San Diego, USA

    Renatas Jakushokas

  • Qualcomm Corporation, San Marcos, USA

    Mikhail Popovich

  • Intel Corporation, Hillsboro, USA

    Andrey V. Mezhiba

  • University of South Florida, Tampa, USA

    Selçuk Köse

About the authors

Eby G. Friedman was born in Jersey City, New Jersey in 1957. He received the B. S. degree from Lafayette College, Easton, Pennsylvania in 1979, and the M. S. and Ph. D. degrees from the University of California, Irvine, in 1981 and 1989, respectively, all in electrical engineering.
He was with Philips Gloeilampen Fabrieken, Eindhoven, The Netherlands, in 1978 where he worked on the design of bipolar differential amplifiers. From 1979 to 1983, he was employed by Hughes Aircraft Company, Newport Beach, California, working in the areas of custom IC design, software compatible gate array design, one- and two-dimensional device modeling, circuit modeling, and double level metal process development. From 1983 to 1991, he was employed at Hughes Aircraft Company, Carlsbad, California, rising to the position of Manager of the Signal Processing Design and Test Department, responsible for the design and test of high performance VLSI/VHSIC CMOS and BIMOS digital and analog IC's, the development of supporting design and test methodologies and CAD tools, functional and parametric test, and the development of high performance and high resolution DSP and oversampled systems.

Dr. Friedman has been with the Department of Electrical and Computer Engineering at the University of Rochester, Rochester, New York, since 1991, where he is a Distinguished Professor and Director of the High Performance VLSI/IC Design and Analysis Laboratory. He previously was the Director of the Center for Electronic Imaging Systems. He is also a Visiting Professor at the Technion - Israel Institute of Technology. He also directs the Technion Advanced Circuits Research Center (ACRC). His current research and teaching interests are in high performance synchronous digital and mixed-signal microelectronic design and analysis with application to high speed portable processors and low power wireless communications.

He has authored twelve book chapters and many papers in the fields of high speedand low power CMOS design techniques, interconnect and substrate noise, pipelining and retiming, three-dimensional integration, and the theory and application of power and synchronous clock distribution networks.

Dr. Friedman has also authored or edited sixteen books, including Clock Distribution Networks in VLSI Circuits and Systems (IEEE Press, 1995), High Performance Clock Distribution Networks (Kluwer Academic Publishers, 1997), Analog Design Issues in Digital VLSI Circuits and Systems (Kluwer Academic Publishers, 1997), Timing Optimization through Clock Skew Scheduling (Kluwer Academic Publishers, 2000 and 2009), On-Chip Inductance in High Speed Integrated Circuits (Kluwer Academic Publishers, 2001), Power Distribution Networks in High Speed Integrated Circuits (Kluwer Academic Publishers, 2004), Multi-Voltage CMOS Circuit Design (John Wiley & Sons Press, 2006), Power Distribution Networks with On-Chip Decoupling Capacitors (Springer Verlag, 2008 and 2011), Three-Dimensional Integrated Circuit Design (Morgan Kaufmann, 2009), and High Performance Integrated Circuit Design (McGraw-Hill Publishers, 2012).

Dr. Friedman is a Fellow of the IEEE, Chair of the steering committee for the IEEE Transactions on Very Large Scale Integration (VLSI) Systems, a Regional Editor of the Journal of Circuits, Systems and Computers, a Member of the editorial board of the Analog Integrated Circuits and Signal Processing, Microelectronics Journal, Journal of Low Power Electronics , and Journal of VLSI Signal Processing, and a Member of the technical program committee of a number of conferences.

He has been Editor-In-Chief of the IEEE Transactions on Very Large Scale Integration (VLSI) Systems, a Distinguished Lecturer of the IEEE CAS Society, a Member of the editorial board of the Proceedings of the IEEE and IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, a member of the IEEE Circuits and Systems (CAS) Society Board of Governors, CAS liaison to the IEEE Solid-State Circuits Society (SSCS) , Guest editor of several special journal issues, Chair of the VLSI Systems and Applications IEEE Circuits and Systems Society Technical Committee, Chair of the Electron Devices Chapter of the IEEE Rochester Section, and General/Program/Technical Co-Chair of the 1997 International Workshop on Clock Distribution Networks, 2000 IEEE Workshop on Signal Processing Systems, 2003 and 2004 IEEE International Workshop on System-on-Chip for Real-Time Applications, 2004 IEEE International Conference on Electronics, Circuits, and Systems, 2006 IEEE International Symposium on Circuits and Systems, and 2007 IEEE International Symposium on Networks on Chip (NoC).

Dr. Friedman is a Fulbright scholar and has been a recipient of the Howard Hughes Masters and Doctoral Fellowships, an IBM University Research Award, an NSF Research Initiation Award, a DoD Augmentation Award for Science and Engineering Research Training, the 1996Outstanding Chapter Chairman for IEEE Rochester section award, a GRC Inventor Recognition Award, a University of Rochester College of Engineering Teaching Excellence Award, the University of Rochester Graduate Teaching Award, and the IEEE Circuits and Systems 2013 Charles A. Desoer Technical Achievement Award.

Bibliographic Information

  • Book Title: On-Chip Power Delivery and Management

  • Authors: Inna P. Vaisband, Renatas Jakushokas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse, Eby G. Friedman

  • DOI: https://doi.org/10.1007/978-3-319-29395-0

  • Publisher: Springer Cham

  • eBook Packages: Engineering, Engineering (R0)

  • Copyright Information: Springer International Publishing Switzerland 2016

  • Hardcover ISBN: 978-3-319-29393-6Published: 10 May 2016

  • Softcover ISBN: 978-3-319-80561-0Published: 27 May 2018

  • eBook ISBN: 978-3-319-29395-0Published: 26 April 2016

  • Edition Number: 4

  • Number of Pages: XXXVII, 742

  • Number of Illustrations: 337 b/w illustrations, 89 illustrations in colour

  • Topics: Circuits and Systems, Electronics and Microelectronics, Instrumentation

Publish with us