Skip to main content
  • Book
  • © 2003

Power-Constrained Testing of VLSI Circuits

A Guide to the IEEE 1149.4 Test Standard

Part of the book series: Frontiers in Electronic Testing (FRET, volume 22B)

Buy it now

Buying options

eBook USD 84.99
Price excludes VAT (USA)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 109.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

This is a preview of subscription content, log in via an institution to check for access.

Table of contents (8 chapters)

  1. Front Matter

    Pages i-xi
  2. Power Profile Manipulation

    • Paul M. Rosinger, Bashir M. Al-Hashimi, Nicola Nicolici
    Pages 139-157
  3. Conclusion

    Pages 159-161
  4. Back Matter

    Pages 163-178

About this book

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.

Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Authors and Affiliations

  • McMaster University, Hamilton, Canada

    Nicola Nicolici

  • University of Southampton, UK

    Bashir M. Al-Hashimi

Bibliographic Information

  • Book Title: Power-Constrained Testing of VLSI Circuits

  • Book Subtitle: A Guide to the IEEE 1149.4 Test Standard

  • Authors: Nicola Nicolici, Bashir M. Al-Hashimi

  • Series Title: Frontiers in Electronic Testing

  • DOI: https://doi.org/10.1007/b105922

  • Publisher: Springer New York, NY

  • eBook Packages: Springer Book Archive

  • Copyright Information: Springer Science+Business Media Dordrecht 2003

  • Hardcover ISBN: 978-1-4020-7235-2Published: 28 February 2003

  • Softcover ISBN: 978-1-4419-5315-5Published: 09 December 2010

  • eBook ISBN: 978-0-306-48731-6Published: 11 April 2006

  • Series ISSN: 0929-1296

  • Edition Number: 1

  • Number of Pages: XI, 178

  • Topics: Circuits and Systems, Electrical Engineering, Computer-Aided Engineering (CAD, CAE) and Design

Buy it now

Buying options

eBook USD 84.99
Price excludes VAT (USA)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 109.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access