Skip to main content
  • Book
  • © 2018

Parasitic Substrate Coupling in High Voltage Integrated Circuits

Minority and Majority Carriers Propagation in Semiconductor Substrate

  • Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits
  • Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate
  • Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices
  • Offers design guidelines to reduce couplings by adding specific protections

Part of the book series: Analog Circuits and Signal Processing (ACSP)

Buy it now

Buying options

eBook USD 84.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 109.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

This is a preview of subscription content, log in via an institution to check for access.

Table of contents (7 chapters)

  1. Front Matter

    Pages i-xvii
  2. Overview of Parasitic Substrate Coupling

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 1-9
  3. Design Challenges in High-Voltage ICs

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 11-39
  4. Substrate Modeling with Parasitic Transistors

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 41-68
  5. TCAD Validation of the Model

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 69-96
  6. Extraction Tool for the Substrate Network

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 97-112
  7. Parasitic Bipolar Transistors in Benchmark Structures

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 113-143
  8. Substrate Coupling Analysis and Evaluation of Protection Strategies

    • Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
    Pages 145-174
  9. Back Matter

    Pages 175-183

About this book

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools.

The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits.

The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis.




  • Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits;
  • Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate;
  • Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices;
  • Offers design guidelines to reduce couplings by adding specific protections.

Authors and Affiliations

  • STI IEL GR-KA, École Polytechnique Fédérale de Lausanne, Lausanne, Switzerland

    Pietro Buccella, Camillo Stefanucci, Maher Kayal

  • STI IEL EDALB, École Polytechnique Fédérale de Lausanne, Lausanne, Switzerland

    Jean-Michel Sallese

About the authors

Pietro Buccella is a postdoctoral researcher at EPFL in Lausanne, Switzerland. He received the Ph.D. degree in microsystems and microelectronics from EPFL, Switzerland (’16), the M.Sc. degree in electronic engineering from the Polytechnic University of Turin, Italy (’05). From 2005 to 2010, he was an analog IC design engineer at Microchip Technology Switzerland working in the field of sensor interface, high-voltage and power management CMOS integrated circuit design. From 2010 to 2012, he was a security engineer at Kudelski Group, testing the hardware security of microcontroller and smartcard chips. His main research interests include sensor interface, power management and mixed-signal HV IC design.

Camillo Stefanucci is an affiliated research scientist at the École Polytechnique Fédérale de Lausanne (EPFL, Switzerland). He received the Ph.D. degree in Microelectronics from  EPFL, Switzerland (’16),  the M.Sc. degree in electronic engineering from the Polytechnic University ofMilan, Italy (’12) and the joined M.Sc. degree in Nanotechnologies from the Polytechnic University of Turin, Italy and the Institut National Polytechnique de Grenoble, France  (’11). He has experience as analog IC designer at the Swiss Center of Microelectronics (CSEM) and ams AG where he develops industrial ASICs. His research and technical interests include latch-up modeling, power management circuits, HV analog design and data converters.

Maher Kayal received M.S. and Ph.D degrees in electrical engineering from the Ecole Polytechnique Fédérale de Lausanne (EPFL, Switzerland) in 1983 and 1989 respectively. He has been with the Electronics laboratories of the Ecole Polytechnique Fédérale de Lausanne (EPFL, Switzerland) since 1990, where he is currently a professor and director of the “Energy Management and Sustainability" section. He has published many scientific papers, coauthor of three text books dedicated to mixed-mode CMOS design and he holds eleven patents. His technicalcontributions have been in the area of analog and Mixed-signal circuits design including highly linear and tunable sensors microsystems, signal processing and green energy management.

Jean-Michel Sallese is a Senior Scientist at the Ecole Polytechnique Fédérale de Lausanne (Switzerland). His research is oriented towards analytical modeling of multigate semiconductor field effect transistors, modeling minority carrier propagation in semiconductors, simulation of high energy radiation damages in integrated circuits and novel concepts for Ultra High Fluence and Dose Radiation Sensors.

Bibliographic Information

  • Book Title: Parasitic Substrate Coupling in High Voltage Integrated Circuits

  • Book Subtitle: Minority and Majority Carriers Propagation in Semiconductor Substrate

  • Authors: Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese

  • Series Title: Analog Circuits and Signal Processing

  • DOI: https://doi.org/10.1007/978-3-319-74382-0

  • Publisher: Springer Cham

  • eBook Packages: Engineering, Engineering (R0)

  • Copyright Information: Springer International Publishing AG, part of Springer Nature 2018

  • Hardcover ISBN: 978-3-319-74381-3Published: 22 March 2018

  • Softcover ISBN: 978-3-030-08976-4Published: 11 February 2019

  • eBook ISBN: 978-3-319-74382-0Published: 14 March 2018

  • Series ISSN: 1872-082X

  • Series E-ISSN: 2197-1854

  • Edition Number: 1

  • Number of Pages: XVII, 183

  • Number of Illustrations: 51 b/w illustrations, 73 illustrations in colour

  • Topics: Circuits and Systems, Electronic Circuits and Devices, Electronics and Microelectronics, Instrumentation

Buy it now

Buying options

eBook USD 84.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 109.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access