Analysis and VLSI Architecture of High Definition and Scalable VideoCoding Standards

Authors: Chen, Liang-Gee, Chen, Yi-Hau

Buy this book

eBook  
  • ISBN 978-1-4419-6145-7
  • Digitally watermarked, DRM-free
  • Included format:
  • ebooks can be used on all reading devices
About this book

This book addresses the algorithm analysis and VLSI architecture of video encoders, especially for high definition and scalable video coder. The three design challenges and related system issues of memory bandwidth (including system memory and internal memory), hardware area, and power consumption (required operating frequency) are all discussed.  With the high definition encoder, the authors focus on algorithm modification and design parallelism to provide high processing capability for the video encoder. Several corresponding hardware schedules are also included to cooperate with proposed architecture. For scalable video coding, the emphasis is placed not only on video algorithms, but also on hardware performance. The algorithm modification, data reuse schemes from frame-level to candidates-level, and architecture design contribute in the developing of three scalabilities and first MCTF hardware design.  Finally, the first SVC encoder chip for HDTV1080p is presented and all above design issues are considered together.

Buy this book

eBook  
  • ISBN 978-1-4419-6145-7
  • Digitally watermarked, DRM-free
  • Included format:
  • ebooks can be used on all reading devices

Recommended for you

Loading...

Bibliographic Information

Bibliographic Information
Book Title
Analysis and VLSI Architecture of High Definition and Scalable VideoCoding Standards
Authors
Copyright
2016
Publisher
Springer US
Copyright Holder
Springer-Verlag US
eBook ISBN
978-1-4419-6145-7
Edition Number
1
Topics