Skip to main content
Book cover

Multicore Systems On-Chip: Practical Software/Hardware Design

  • Book
  • © 2013

Overview

  • Provides practical hardware/software design techniques for Multicore Systems-on-Chip
  • Provides a real case study in Multicore Systems-on-Chip design
  • Provides interaction between the software and hardware in Multicore Systems-on-Chip
  • Provides detailed overview of various existing Multicore SoCs
  • Includes supplementary material: sn.pub/extras

Part of the book series: Atlantis Ambient and Pervasive Intelligence (ATLANTISAPI, volume 7)

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 39.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 54.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 54.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (11 chapters)

Keywords

About this book

System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing. The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.

Authors and Affiliations

  • , Adaptive Systems Laboratory, University of Aizu, Aizuwakamatsu, Japan

    Abderazek Ben Abdallah

Bibliographic Information

  • Book Title: Multicore Systems On-Chip: Practical Software/Hardware Design

  • Authors: Abderazek Ben Abdallah

  • Series Title: Atlantis Ambient and Pervasive Intelligence

  • DOI: https://doi.org/10.2991/978-94-91216-92-3

  • Publisher: Atlantis Press Paris

  • eBook Packages: Computer Science, Computer Science (R0)

  • Copyright Information: Atlantis Press and the author 2013

  • Hardcover ISBN: 978-94-91216-91-6Published: 05 August 2013

  • Softcover ISBN: 978-94-6239-050-8Published: 08 August 2015

  • eBook ISBN: 978-94-91216-92-3Published: 20 July 2013

  • Series ISSN: 1875-7669

  • Series E-ISSN: 2215-1893

  • Edition Number: 1

  • Number of Pages: XXVI, 273

  • Number of Illustrations: 117 b/w illustrations, 79 illustrations in colour

  • Topics: Computer Hardware, Processor Architectures

Publish with us

Societies and partnerships