Skip to main content
  • Book
  • © 2014

Debugging Systems-on-Chip

Communication-centric and Abstraction-based Techniques

  • Describes trends in embedded system design that make the design of SOCs complex and error-prone
  • Analyzes four key requirements for debugging a modern, silicon SOC implementation and identifies nine factors that complicate meeting these debug requirements
  • Uses communication control for debugging SOCs, which can be used with most on-chip SOC communication protocols in use today
  • Uses communication control to (re)create a particular transaction order and demonstrates that this is helpful in the localization of errors in a SOC implementation
  • Demonstrates the necessity of extracting locally- and globally-consistent states during SOC debug and guarantees by design that they are so
  • Uses a fast and scalable event distribution interconnect, which connects on-chip monitors and protocol specific instruments)
  • Evaluates benefits and costs of the CSAR approach using six industrial SOC designs and an example SOC model
  • Includes supplementary material: sn.pub/extras

Part of the book series: Embedded Systems (EMSY)

Buy it now

Buying options

eBook USD 84.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 139.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

This is a preview of subscription content, log in via an institution to check for access.

Table of contents (10 chapters)

  1. Front Matter

    Pages i-xv
  2. Introduction

    1. Front Matter

      Pages 1-1
    2. Introduction

      • Bart Vermeulen, Kees Goossens
      Pages 3-24
  3. The Complexity of Debugging System Chips

    1. Front Matter

      Pages 25-25
    2. Post-silicon Debugging of a Single Building Block

      • Bart Vermeulen, Kees Goossens
      Pages 27-35
    3. Post-silicon Debugging of Multiple Building Blocks

      • Bart Vermeulen, Kees Goossens
      Pages 37-63
  4. The CSAR Debug Approach

    1. Front Matter

      Pages 65-65
    2. CSAR Debug Overview

      • Bart Vermeulen, Kees Goossens
      Pages 67-86
    3. On-Chip Debug Architecture

      • Bart Vermeulen, Kees Goossens
      Pages 87-137
    4. Design-for-Debug Flow

      • Bart Vermeulen, Kees Goossens
      Pages 139-155
    5. Off-Chip Debugger Software

      • Bart Vermeulen, Kees Goossens
      Pages 157-187
  5. Case Studies

    1. Front Matter

      Pages 189-189
    2. Case Studies

      • Bart Vermeulen, Kees Goossens
      Pages 191-232
  6. Related Work, Conclusion, and Future Work

    1. Front Matter

      Pages 233-233
    2. Related Work

      • Bart Vermeulen, Kees Goossens
      Pages 235-255
    3. Conclusion and Future Work

      • Bart Vermeulen, Kees Goossens
      Pages 257-262
  7. Back Matter

    Pages 263-311

About this book

This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly. Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors. The authors’ novel communication-centric, scan-based, abstraction-based, run/stop-based (CSAR) debug approach is discussed in detail, showing how it helps to meet debug requirements and address the nine, previously identified factors that complicate debugging silicon implementations of SOCs. The authors also derive the debug infrastructure requirements to support debugging of a silicon implementation of an SOC with their CSAR debug approach. This debug infrastructure consists of a generic on-chip debug architecture, a configurable automated design-for-debug flow to be used during the design of an SOC, and customizable off-chip debugger software. Coverage includes an evaluation of the efficiency and effectiveness of the CSAR approach and its supporting infrastructure, using six industrial SOCs and an illustrative, example SOC model. The authors also quantify the hardware cost and design effort to support their approach.
 

Authors and Affiliations

  • NXP Semiconductors, Eindhoven, The Netherlands

    Bart Vermeulen

  • Faculty of Electrical Engineering, Eindhoven University of Technology, Eindhoven, The Netherlands

    Kees Goossens

About the authors

Bart Vermeulen received his MSc and PhD degrees in Electrical Engineering from the Eindhoven University of Technology in respectively 1997 and 2013. He is currently a Senior Principal in the Central Research and Development organization of NXP Semiconductors, The Netherlands. His research interests include the design, validation and test of robust, distributed architectures for embedded systems. He published 40+ papers and 8 patents.

Kees Goossens received his PhD in Computer Science from the University of Edinburgh in 1993 on hardware verification using embeddings of formal semantics of hardware description languages in proof systems. He worked for Philips/NXP Research from 1995 to 2010 on networks on chip for consumer electronics. He is professor at the Eindhoven University of Technology, where his research focusses on composable, predictable, low-power embedded systems. He published 2 books, 100+ papers and 24 patents.

Bibliographic Information

  • Book Title: Debugging Systems-on-Chip

  • Book Subtitle: Communication-centric and Abstraction-based Techniques

  • Authors: Bart Vermeulen, Kees Goossens

  • Series Title: Embedded Systems

  • DOI: https://doi.org/10.1007/978-3-319-06242-6

  • Publisher: Springer Cham

  • eBook Packages: Engineering, Engineering (R0)

  • Copyright Information: Springer International Publishing Switzerland 2014

  • Hardcover ISBN: 978-3-319-06241-9Published: 04 August 2014

  • Softcover ISBN: 978-3-319-35692-1Published: 01 October 2016

  • eBook ISBN: 978-3-319-06242-6Published: 14 July 2014

  • Series ISSN: 2193-0155

  • Series E-ISSN: 2193-0163

  • Edition Number: 1

  • Number of Pages: XV, 311

  • Number of Illustrations: 120 b/w illustrations, 7 illustrations in colour

  • Topics: Circuits and Systems, Processor Architectures, Electronics and Microelectronics, Instrumentation

Buy it now

Buying options

eBook USD 84.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 139.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 109.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access