Skip to main content
  • Book
  • © 2007

Verilog and SystemVerilog Gotchas

101 Common Coding Errors and How to Avoid Them

  • Includes over 100 common coding mistakes that can be made with Verilog and SystemVerilog
  • Explains the symptoms of the error, the rules that cover the error, and how to avoid the error
  • Addresses how to recognize and avoid coding errors withing Verilog and SystemVerilog

Buy it now

Buying options

eBook USD 99.00
Price excludes VAT (USA)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 129.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 179.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

This is a preview of subscription content, log in via an institution to check for access.

Table of contents (8 chapters)

  1. Front Matter

    Pages i-2
  2. Introduction, What Is A Gotcha?

    • Stuart Sutherland, Don Mills
    Pages 3-6
  3. Declaration and Literal Number Gotchas

    • Stuart Sutherland, Don Mills
    Pages 7-47
  4. RTL Modeling Gotchas

    • Stuart Sutherland, Don Mills
    Pages 49-97
  5. Operator Gotchas

    • Stuart Sutherland, Don Mills
    Pages 99-121
  6. General Programming Gotchas

    • Stuart Sutherland, Don Mills
    Pages 123-152
  7. Object Oriented and Multi-Threaded Programming Gotchas

    • Stuart Sutherland, Don Mills
    Pages 153-172
  8. Randomization, Coverage and Assertion Gotchas

    • Stuart Sutherland, Don Mills
    Pages 173-194
  9. Tool Compatibility Gotchas

    • Stuart Sutherland, Don Mills
    Pages 195-208
  10. Back Matter

    Pages 209-214

About this book

In programming, “Gotcha” is a well known term. A gotcha is a language feature, which, if misused, causes unexpected - and, in hardware design, potentially disastrous - behavior. The purpose of this book is to enable engineers to write better Verilog/SystemVerilog design and verification code, and to deliver digital designs to market more quickly.

This book shows over 100 common coding mistakes that can be made with the Verilog and SystemVerilog languages. Each example explains in detail the symptoms of the error, the languages rules that cover the error, and the correct coding style to avoid the error. The book helps digital design and verification engineers to recognize these common coding mistakes, and know how to avoid them. Many of these errors are very subtle, and can potentially cost hours or days of lost engineering time trying to find and debug the errors.

This book is unique because while there are many books that teach the language, and a few that try to teach coding style, no other book addresses how to recognize and avoid coding errors with these languages.

Authors and Affiliations

  • Sutherland HDL, Inc., Tualatin, USA

    Stuart Sutherland

  • LCDM Engineering, Chandler, USA

    Don Mills

Bibliographic Information

Buy it now

Buying options

eBook USD 99.00
Price excludes VAT (USA)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 129.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info
Hardcover Book USD 179.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access