Skip to main content
Book cover

A Pipelined Multi-core MIPS Machine

Hardware Implementation and Correctness Proof

  • Textbook
  • © 2014

Overview

  • Demonstrates construction of a multi-core machine with pipelined MIPS processor
  • Broadens the understanding of RISC machines
  • Opens the way to the formal verification of synthesizable hardware for multi-core processors

Part of the book series: Lecture Notes in Computer Science (LNCS, volume 9000)

Part of the book sub series: Theoretical Computer Science and General Issues (LNTCS)

This is a preview of subscription content, log in via an institution to check access.

Access this book

eBook USD 39.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Softcover Book USD 54.99
Price excludes VAT (USA)
  • Compact, lightweight edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Other ways to access

Licence this eBook for your library

Institutional subscriptions

Table of contents (9 chapters)

Keywords

About this book

This monograph is based on the third author's lectures on computer architecture, given in the summer semester 2013 at Saarland University, Germany. It contains a gate level construction of a multi-core machine with pipelined MIPS processor cores and a sequentially consistent shared memory.

The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future.

Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.

Authors and Affiliations

  • Sirrix AG, Saarbrücken, Germany

    Mikhail Kovalev

  • IBM Germany Research and Development GmbH, Böblingen, Germany

    Silvia M. Müller

  • Saarland University, Saarbrücken, Germany

    Wolfgang J. Paul

Bibliographic Information

Publish with us