Logo - springer
Slogan - springer

Computer Science - Communication Networks | Guide to RISC Processors - for Programmers and Engineers

Guide to RISC Processors

for Programmers and Engineers

Dandamudi, Sivarama P.

2005, XV, 387 p.

Available Formats:
eBook
Information

Springer eBooks may be purchased by end-customers only and are sold without copy protection (DRM free). Instead, all eBooks include personalized watermarks. This means you can read the Springer eBooks across numerous devices such as Laptops, eReaders, and tablets.

You can pay for Springer eBooks with Visa, Mastercard, American Express or Paypal.

After the purchase you can directly download the eBook file or read it online in our Springer eBook Reader. Furthermore your eBook will be stored in your MySpringer account. So you can always re-download your eBooks.

 
$89.99

(net) price for USA

ISBN 978-0-387-27446-1

digitally watermarked, no DRM

Included Format: PDF

download immediately after purchase


learn more about Springer eBooks

add to marked items

Hardcover
Information

Hardcover version

You can pay for Springer Books with Visa, Mastercard, American Express or Paypal.

Standard shipping is free of charge for individual customers.

 
$119.00

(net) price for USA

ISBN 978-0-387-21017-9

free shipping for individuals worldwide

usually dispatched within 3 to 5 business days


add to marked items

Softcover
Information

Softcover (also known as softback) version.

You can pay for Springer Books with Visa, Mastercard, American Express or Paypal.

Standard shipping is free of charge for individual customers.

 
$119.00

(net) price for USA

ISBN 978-1-4419-1935-9

free shipping for individuals worldwide

usually dispatched within 3 to 5 business days


add to marked items

Recently, there has been a trend toward processor design based on the RISC (Reduced Instruction Set Computer) model: Example RISC processors are the MIPS, SPARC, PowerPC, ARM, and even Intel’s 64-bit processor Itanium.

This guidebook provides an accessible and all-encompassing compendium on RISC processors, introducing five RISC processors: MIPS, SPARC, PowerPC, ARM, and Itanium. Initial chapters explain the differences between the CISC and RISC designs and clearly discuss the core RISC design principles. The text then integrates instruction on MIPS assembly language programming, thereby enabling readers to concretely grasp concepts and principles introduced earlier. Readers need only have a basic knowledge of any structured, high-level language to obtain the full benefits here.

Features:

*Includes MIPS simulator (SPIM) download instructions, so that readers can get hands-on assembly language programming experience

*Presents material in a manner suitable for flexible self-study

• Assembly language programs permit reader executables using the SPIM simulator

• Integrates core concepts to processor designs and their implementations

• Supplies extensive and complete programming examples and figures

• Contains chapter-by-chapter overviews and summaries

* Provides source code for the MIPS language at the book’s website

Guide to RISC Processors provides a uniquely comprehensive introduction and guide to RISC-related concepts, principles, design philosophy, and actual programming, as well as the all the popular modern RISC processors and their assembly language. Professionals, programmers, and students seeking an authoritative and practical overview of RISC processors and assembly language programming will find the guide an essential resource.

Sivarama P. Dandamudi is a professor of computer science at Carleton University in Ottawa, Ontario, Canada, as well as associate editor responsible for computer architecture at the International Journal of Computers and Their Applications. He has more than two decades of experience teaching about computer systems and organization. 

 

Key Topics

* Processor design issues

* Evolution of CISC and RISC processors

* MIPS, SPARC, PowerPC, Itanium, and ARM architectures

* MIPS assembly language

* SPIM simulator and debugger

* Conditional execution

* Floating-point and logical and shift operations

* Number systems

 

 

Computer Architecture/Programming

Beginning/Intermediate Level

Content Level » Professional/practitioner

Keywords » Assembly language - CISC - MIPS - Processor architecture - Reduced Instruction Set Computer - architecture - computer - computer architecture - design - download - language - processor - programming

Related subjects » Communication Networks - Hardware - Software Engineering

Table of contents 

Part I--OVERVIEW: Introduction * Processor design issues * RISC principles Part II--ARCHITECTURES: MIPS architecture * SPARC architecture * PowerPC architecture * Itanium architecture * ARM architecture Part III--MIPS ASSEMBLY LANGUAGE: SPIM simulator and debugger * Assembly language overview * Procedures and the stack * Addressing modes * Arithmetic instructions * Conditional execution * Logical and shift operations * Recursion * Floating-point operations Appendixes: Number Systems * Character Representation * MIPS Instruction Set Summary * Programming Exercises Bibliography * Index

Popular Content within this publication 

 

Articles

Read this Book on Springerlink

Services for this book

New Book Alert

Get alerted on new Springer publications in the subject area of Processor Architectures.